

## Development of high-performance p-type oxide and halide transistors

by

**Prof. Yong-Young Noh** Pohang University of Science and Technology

## Abstract

Developing high-mobility p-type oxide semiconductors with low-temperature, silicon-compatible growth remains challenging in electronics community. An amorphous p-type oxide semiconductor composed of selenium-alloyed tellurium in a tellurium sub-oxide matrix is developed for highperformance p-channel thin-film transistors (TFTs) and complementary circuits. The selenium alloving suppresses hole concentrations and facilitates the *p* orbital connectivity, enabling high performance TFTs with field-effect hole mobility of ~15 cm<sup>2</sup>·V<sup>-1</sup>·s<sup>-1</sup> and on/off current ratios of  $10^6 \sim 10^7$  with wafer-scale uniformity. Tin (Sn<sup>2+</sup>) halide perovskites also emerge as promising p-type candidates but suffer from high film defect density. High-crystallinity cesium-tin-triiodide-(CsSnI<sub>3</sub>) based semiconducting layers with superior Hall mobilities are introduced for TFTs through judicious engineering of film composition and crystallization. The optimized devices exhibit high field-effect hole mobilities of over 50 cm<sup>2</sup>·V<sup>-1</sup>·s<sup>-1</sup>, current modulation greater than 10<sup>8</sup> and high operational stability. Next, A-site cation engineering method for high-performance pure-Sn perovskite TFTs is introduced, where triple A-cations of caesium-formamidinium-phenethylammonium (CsFAPEA) is used to create high-quality cascaded Sn perovskite channel films with low-defect phase-pure interface. As such, the optimized TFTs show high hole mobilities of over 70 cm<sup>2</sup>·V<sup>-1</sup>·s<sup>-1</sup> and on/off current ratios of over 10<sup>8</sup>, comparable to the commercial low-temperature polysilicon technique level.

## **Biography**



**Prof. Yong-Young Noh** is the Namgo Chair Professor in the Department of Chemical Engineering at Pohang University of Science and Technology (POSTECH). He is a member of the National Academy of Engineering of Korea (NAEK) and a fellow of the Korean Academy of Science and Technology (KAST). Prof. Noh earned his Ph.D. from Gwangju Institute of Science and Technology (GIST), followed by two years of postdoctoral research at the Cavendish Laboratory, University of Cambridge. His research focuses on

advanced semiconductor technologies, including metal halide perovskites, p-type metal oxide semiconductors, and 2D van der Waals materials, with the aim of advancing next-generation optoelectronic devices. His academic contributions include over 400 publications with approximately 27,000 citations (Google Scholar). Prof. Noh currently serves as an Editor for *IEEE Transactions on Electron Devices* and an Associate Editor for *Organic Electronics* and the *Journal of Information Display*.

| Date     | : | 14 April 2025 (Monday)                                                         |
|----------|---|--------------------------------------------------------------------------------|
| Time     | : | 4:00 pm – 5:30 pm                                                              |
| Venue    | : | Yeung Kin Man Acad. Building, Room No.: B5-311<br>City University of Hong Kong |
| Language | : | English                                                                        |
|          |   |                                                                                |

## \*\* ALL ARE WELCOME \*\*